Frequency & Microwave
synthesizer, there is an integrated VCO and a loop filter. This high level of integration with superior performance provides high flexibility in frequency generation over the whole supported frequency range. On the digital side, the ADRV9009 employs JESD204B protocol for a serial interface performing digital data transfer.2 It provides built-in support for multichip synchronization using the JESD SYSREF signal. Therefore, it is optimum to create large scale phased array and massive MIMO systems.
Figure 3. Transmitter output phase comparison through RF PLL phase synchronization cycle1 (RF tune frequency = 1800 MHz).
generated by a common LO and then distributed in the system. Due to radio frequencies, it is not an easy task. RF losses and RF coupling make it quite difficult. Reference clock distribution: To avoid RF losses, LO signals are generated locally. However, due to variations in PLLs or voltage-controlled oscillators (VCOs), extra efforts are needed to synchronize individually generated LO signals. Figure 2 illustrates an example of a multichannel and multi-antenna RF subsystem architecture, which is based on integrated transceiver chips. There is an on-chip frequency synthesizer—a PLL—and a VCO for RF LO generation. The reference clock is generated externally to the transceiver chips and distributed to the device clock inputs respectively to each chip. Further scaling and distribution of the reference clock is done on the chip. In Figure 2, a breakdown of the propagation path is shown from the system reference clock to the antennas. The path could be split into different segments where each segment contributes a propagation delay. The variance in the propagation delay causes the variance in phase difference and perturbs the phase coherency in the system.
Calibration techniques are employed to mitigate the practical imperfections. By using a calibration method, the unknown factors are determined and then corrected accordingly. Due to the phase differences, the frequency response of each RF channel in phased array and
www.cieonline.co.uk
massive MIMO systems differs from the other channel. Moreover, it is time variant in nature. Static factors in the system that can be measured are compensated through factory calibrations. Deployment dependent factors are mitigated using initial calibrations that could also be run upon each system startup. To mitigate dynamic and time variant factors, periodic antenna calibrations are required. In addition to temperature drifts, LO phase drift is one such dynamic factor that varies over multiple channels and over time. When these calibrations are executed during operation, they consume valuable system resources such as time frequency. Hence, an optimization problem develops that maximizes system performance with minimum resources allocated for calibration efforts.
Simplifying calibrations using the RF PLL phase sync feature The ADRV9009 is a dual-channel, highly integrated SDR in ADI’s RadioVerse portfolio. It provides two transmit and two receive channels to convert digital IQ bits to RF and RF to digital IQ bits, respectively. It is based on zero-IF architecture, which minimizes system power consumption with exceptionally superior transmitter and receiver RF performance. The device can support complete frequency generation using on-chip functions without the need of external components. There are three on-chip frequency synthesizers, and the RF LO synthesizer is one of them. For each
In addition to multichip synchronization, the ADRV9009 also provides an RF PLL synchronization feature that enables the internally generated LO signals to be phase coherent and aligned with the applied reference clock. Based on this feature, the following functions could be easily achieved in large scale systems: ● Phase coherency upon power-up: constant, deterministic, and stable phase value on each power cycle
● Phase coherency during operation: tracking of the phase value after startup
● Phase coherency among multiple devices: further support to multichip synchronization Calibration algorithms require computational and memory resources in the digital hardware. For example, the algorithms are typically implemented in the baseband processing chain and employ FPGA/DSP resources. This feature indirectly reduces power consumption and resources on system calibrations. Hence, enabling this feature optimizes the overall system performance and efficiency. Due to complex calibration algorithms, more time is required for initialization and to reach a steady system state. This time could be minimized by enabling the RF PLL synchronization feature on initialization. Calibration routines are executed periodically for tracking the drifts in LO phase, especially due to temperature. Otherwise, these drifts affect the beamforming pattern of multi-antenna systems. With the help of the RF PLL synchronization tracking feature, calibration frequency could be minimized while keeping the required beamforming performance. There are four modes of operation for controlling the phase sync feature: ● Mode 1: Disable the on-chip RF PLL sync feature.
● Mode 2: Enable RF PLL sync only for initialization.
● Mode 3: Perform RF PLL sync upon initialization and track only once.
● Mode 4: Continuous RF PLL phase tracking.
Figure 3 presents the results of measured phase difference upon multiple power-up cycles in a multichip and multichannel environment. The measurement setup has four RF channels developed using two identical evaluation boards, one of which is the ADRV9009-W/ PCBZ. With the help of a vector network analyzer, the change has been measured in the phase difference between the transmitter output signals upon every power-up cycle. Please refer to the user guide1
for further details.
The measurements are taken for five power-up cycles and compared in different modes of operation. The system started without enabling the RF PLL synchronization feature. It can be seen that, with each power-up cycle, there is a random phase relation. After enabling the RF PLL synchronization feature, all five relative phase values converge to a repeatable value within a tolerance of ±2°. When continuous tracking is enabled, it maintains the relative phase value with some delay. This delay results in a 1° to 2° increase in the relative phase. Hence, a little shift could be observed in the figure. With this feature, stable phase value can be achieved within a deterministic tolerance. This reduces the impact of dynamic factors and simplifies the overall synchronization and calibration of the system.
Conclusion
The RF PLL synchronization feature is available in advanced generations of highly integrated SDRs provided by ADI, including the ADRV9009 dual-channel transceiver. If large antenna array systems are built using this device, the RF PLL synchronization feature could be exploited to simplify the antenna calibrations. Different modes of operations are available that can be selected according to the application requirement. Control and configuration of the feature is executed simply by using software API functions. The ADRV9009 user guide1
provides further details on the
function and usage of this feature.
www.analog.com/en
References 1 UG-1295 Hardware Reference Manual for the ADRV9008-1, ADRV9008-2, and ADRV9009.
2 JESD204B Serial Interface and JEDEC Standard Data Converters. Analog Devices, Inc.
Components in Electronics June 2022 25
Page 1 |
Page 2 |
Page 3 |
Page 4 |
Page 5 |
Page 6 |
Page 7 |
Page 8 |
Page 9 |
Page 10 |
Page 11 |
Page 12 |
Page 13 |
Page 14 |
Page 15 |
Page 16 |
Page 17 |
Page 18 |
Page 19 |
Page 20 |
Page 21 |
Page 22 |
Page 23 |
Page 24 |
Page 25 |
Page 26 |
Page 27 |
Page 28 |
Page 29 |
Page 30 |
Page 31 |
Page 32 |
Page 33 |
Page 34 |
Page 35 |
Page 36 |
Page 37 |
Page 38 |
Page 39 |
Page 40 |
Page 41 |
Page 42 |
Page 43 |
Page 44 |
Page 45 |
Page 46 |
Page 47 |
Page 48 |
Page 49 |
Page 50 |
Page 51 |
Page 52 |
Page 53 |
Page 54 |
Page 55 |
Page 56 |
Page 57 |
Page 58